Please note: In order to keep Hive up to date and provide users with the best features, we are no longer able to fully support Internet Explorer. The site is still available to you, however some sections of the site may appear broken. We would encourage you to move to a more modern browser like Firefox, Edge or Chrome in order to experience the site fully.

Low-Power NoC for High-Performance SoC Design, Hardback Book

Hardback

Description

Chip Design and Implementation from a Practical ViewpointFocusing on chip implementation, Low-Power NoC for High-Performance SoC Design provides practical knowledge and real examples of how to use network on chip (NoC) in the design of system on chip (SoC).

It discusses many architectural and theoretical studies on NoCs, including design methodology, topology exploration, quality-of-service guarantee, low-power design, and implementation trials.

The Steps to Implement NoC The book covers the full spectrum of the subject, from theory to actual chip design using NoC.

Employing the Unified Modeling Language (UML) throughout, it presents complicated concepts, such as models of computation and communication–computation partitioning, in a manner accessible to laypeople.

The authors provide guidelines on how to simplify complex networking theory to design a working chip.

In addition, they explore the novel NoC techniques and implementations of the Basic On-Chip Network (BONE) project.

Examples of real-time decisions, circuit-level design, systems, and chips give the material a real-world context.

Low-Power NoC and Its Application to SoC Design Emphasizing the application of NoC to SoC design, this book shows how to build the complicated interconnections on SoC while keeping a low power consumption.

Information

£160.00

 
Free Home Delivery

on all orders

 
Pick up orders

from local bookshops

Information