Please note: In order to keep Hive up to date and provide users with the best features, we are no longer able to fully support Internet Explorer. The site is still available to you, however some sections of the site may appear broken. We would encourage you to move to a more modern browser like Firefox, Edge or Chrome in order to experience the site fully.

Finite State Machine Datapath Design, Optimization, and Implementation, Paperback / softback Book

Finite State Machine Datapath Design, Optimization, and Implementation Paperback / softback

Part of the Synthesis Lectures on Digital Circuits and Systems series

Paperback / softback

Description

Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations.

The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency.

This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications.

Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined.

Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms.

A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required.

This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL.

Information

Other Formats

£40.95

Item not Available
 
Free Home Delivery

on all orders

 
Pick up orders

from local bookshops

Information