Please note: In order to keep Hive up to date and provide users with the best features, we are no longer able to fully support Internet Explorer. The site is still available to you, however some sections of the site may appear broken. We would encourage you to move to a more modern browser like Firefox, Edge or Chrome in order to experience the site fully.

Introduction to Logic Synthesis using Verilog HDL, PDF eBook

Introduction to Logic Synthesis using Verilog HDL PDF

Part of the Synthesis Lectures on Digital Circuits & Systems series

PDF

Please note: eBooks can only be purchased with a UK issued credit card and all our eBooks (ePub and PDF) are DRM protected.

Description

Introduction to Logic Synthesis Using Verilog HDL explains how to write accurate Verilog descriptions of digital systems that can be synthesized into digital system netlists with desirable characteristics.

The book contains numerous Verilog examples that begin with simple combinational networks and progress to synchronous sequential logic systems.

Common pitfalls in the development of synthesizable Verilog HDL are also discussed along with methods for avoiding them.

The target audience is anyone with a basic understanding of digital logic principles who wishes to learn how to model digital systems in the Verilog HDL in a manner that also allows for automatic synthesis.

A wide range of readers, from hobbyists and undergraduate students to seasoned professionals, will find this a compelling and approachable work.

The book provides concise coverage of the material and includes many examples, enabling readers to quickly generate high-quality synthesizable Verilog models.

Information

Other Formats

Information

Also in the Synthesis Lectures on Digital Circuits & Systems series  |  View all